

# Microprocessors & Microcontrollers (ECE3004)

Module - 03 (Part - 02)
8051 Microcontroller

Dr. Susant Kumar Panigrahi
Assistant Professor
School of Electrical & Electronics Engineering



# **Learning Methodology**

#### **❖** Hardware Information

- Internal architecture of the processor (8085, 8086, 8051 etc.)
- Internal architecture of peripheral interface controller (viz. 8255, 8251, 8253, 8237, 8259 etc.)
- Circuit connections of the processor & peripheral devices (like connection among components in a PCB)



- Complex Instruction Set Computer (CISC)
- Reduced Instruction Set Computer (RISC)



# Module-3 Syllabus

#### 8051 Microcontroller:

 Intel MCS-51 family features – 8051 -organization and architecture, addressing modes, Instruction set, conditional instructions, I/O Programming, Arithmetic logic instructions, single bit instructions, interrupt handling, programming counters, timers and Stack.

# Unit-III (Part-02): Microcontroller Programming

5

The structure of the 8051 Microcontroller Instruction: An 8051 Instruction consists of an

- 1. Opcode (short of Operation Code)
- 2. Operand(s) of size Zero Byte, One Byte or Two Bytes.

The Op-Code part of the instruction contains the Mnemonic, which specifies the type of operation to be performed. All Mnemonics or the Opcode part of the instruction are of One Byte size.

Operand defines the data being processed by the instructions.

No Operand

Data value

I/O Port

✓ Memory Location

✓ CPU register

Instruction Format

#### MNEMONIC

DESTINATION OPERAND, SOURCE OPERAND

**NOTE**: Instruction can be:

- 1. One-byte instruction, which contains only opcode
- 2. Two-byte instructions, where the second byte is the operand
- 3. Three byte instructions, where the operand makes up the second and third byte.

- Based on the operation they perform, all the instructions in the 8051 Microcontroller Instruction Set are divided into five groups:
  - i. Data Transfer Instructions
  - ii. Arithmetic Instructions
  - iii. Logical Instructions
  - iv. Boolean or Bit Manipulation Instructions
  - v. Program Branching Instructions

### i. Data Transfer Instructions

MOV A, #S

The Data Transfer Instructions are associated with transfer with data between registers or external program memory or external data memory.

| •  | TOTT |
|----|------|
| 4  | MOV  |
|    |      |
| 1. |      |

ii. MOVC

iii. / MOVX

iv. PUSH

v. POP

vi. / XCH

yii. XCHD

**Operation**:

**Function**:

**Syntax**:

Example

2-XCHD

Exchange Digit

XCHD A, @R0/@R1

00-100

Old Dlay

ROM

| Instructions                       | OpCode | Bytes | Cycles | Flags |
|------------------------------------|--------|-------|--------|-------|
| Instructions XCHD A,@R0 XCHD A,@R1 | 0xD6   | 1     | 1      | None  |
| XCHD A,@R1                         | 0xD7   | 1     | 1      | None  |

| Mnemonic | Instruction      | Description                                | Addressing Mode | # of Bytes | # of Cycle |
|----------|------------------|--------------------------------------------|-----------------|------------|------------|
| MOV      | A, #Data         | ✓A ← Data                                  | Immediate       | (2)        | 1          |
|          | A, Ra            | A ← Rn                                     | Register        | 1          |            |
|          | A, Direct        | A ← (Direct)                               | Direct          | 2          | 1          |
|          | A, @Ri           | A ← @Ri                                    | Indirect        | 1          | 1          |
|          | Rn, #Data        | Rn ← data                                  | Immediate       | 2          | 1          |
|          | Rn, A            | Rn ← A                                     | Register        | 1          | 1          |
|          | Rn, Direct       | Rn ← (Direct)                              | Direct          | 2          | 2          |
|          | Direct, A        | (Direct) ← A                               | Direct          | 2          | 1          |
|          | Direct, Rn       | (Direct) ← Rn                              | Direct          | 2          | 2          |
|          | Direct1, Direct2 | (Direct1) ← (Direct2)                      | Direct          | 3          | 2          |
|          | Direct, @Ri      | (Direct) ← @Ri                             | Indirect        | 2          | 2          |
|          | Direct, #Data    | (Direct) ← #Data                           | Direct          | 3          | 2          |
|          | @Ri, A           | @Ri ← A                                    | Indirect        | 1          | 1          |
|          | @Ri, Direct      | @Ri ← Direct                               | Indirect        | 2          | 2          |
|          | @Ri, #Data       | @Ri ← #Data                                | Indirect        | 2          | 1          |
|          | DPTR, #Data16    | DPTR ← #Data16                             | Immediate       | 3          | 2          |
| MOVC     | A, @A+DPTR       | A ← Code Pointed by A+DPTR                 | Indexed         | 1          | 2          |
|          | A, @A+PC         | A ← Code Pointed by A+PC                   | Indexed         | 1          | 2          |
|          | A, @Ri           | A ← Code Pointed by Ri (8-bit Address)     | Indirect        | 1          | 2          |
| MOVX     | A, @DPTR         | A ← External Data Pointed by DPTR          | Indirect        | 1          | 2          |
|          | @Ri, A           | @Ri ← A (External Data 8-bit Addr)         | Indirect        | 1          | 2          |
|          | @DPTR, A         | @DPTR ← A (External Data 16-bit Addr)      | Indirect        | 1          | 2          |
| PUSH     | Direct           | Stack Pointer SP ← (Direct)                | Direct          | CTRONIC:   | 2          |
| 10311    | Direct           | Stack Former ST ( (Direct)                 | Direct          |            |            |
| POP      | Direct           | (Direct) ← Stack Pointer SP                | Direct          | 2          | 2          |
| XCH      | Rn               | Exchange ACC with Rn                       | Register        | 1          | 1          |
|          | Direct           | Exchange ACC with Direct Byte              | Direct          | 2          | 1          |
|          | @Ri              | Exchange ACC with Indirect RAM             | Indirect        | 1          | 1          |
| XCHD     | A, @Ri           | Exchange ACC with Lower Order Indirect RAM | Indirect        | 1          | 1          |

### ii. Arithmetic Instructions

These instructions are used to perform various mathematical operations like addition, subtraction,

multiplication, and division etc.

| •  | ADD |
|----|-----|
| 1  | ADD |
| 1. | ADD |

ii. ADDC

iii. SUBB

iv. INC

v. DEC

vi. / MUL

vii. DIV

viii. DA A

of who

a. The arithmetic instructions has no knowledge about the data format i.e. signed, unsigned, ASCII, BCD, etc.

b. The operations performed by the arithmetic instructions affect flags like carry, overflow, zero, etc. in the PSW Register.

| Mnemonic | Instruction | Description                                                          | Addressing Mode | # of Bytes     | # of Cycles |
|----------|-------------|----------------------------------------------------------------------|-----------------|----------------|-------------|
| ADD      | A, #Data    | A ← A + Data                                                         | Immediate       | 2              | 1           |
|          | A, Rn       | A ← A + Rn                                                           | Register        | 1              | 1           |
|          | A, Direct   | A ← A + (Direct)                                                     | Direct          | 2              | 1           |
|          | A, @Ri      | A ← A + @Ri                                                          | Indirect        | 1              | 1           |
| ADDC     | A, #Data    | A ← A + Data + C                                                     | Immediate       | 2              | 1           |
|          | A, Rn       | A ← A + Rn + C                                                       | Register        | 1              | 1           |
|          | A, Direct   | $A \leftarrow A + (Direct) + C$                                      | Direct          | 2              | 1           |
| -        | A, @Ri      | A ← A + @Ri + C                                                      | Indirect        | 1              | 1           |
| SUBB     | A, #Data    | A ← A – Data – C                                                     | Immediate       | 2              | 1           |
|          | A, Rn       | A ← A – Rn – C                                                       | Register        | 1              | 1           |
|          | A, Direct   | A ← A – (Direct) – C                                                 | Direct          | 2              | 1           |
|          | A, @Ri      | A ← A – @Ri – C                                                      | Indirect        | 1              | 1           |
| MUL      | AB          | Multiply A with B (A ← Lower Byte of A*B and B ← Higher Byte of A*B) | 770             | 1              | 4           |
| DIV      | AB          | Divide A by B  (A ← Quotient and B ←  Remainder)                     |                 | 1<br>LECTRONIC | 4           |
| DEC      | A           | A ← A − 1                                                            | Register        | 1              | 1           |
|          | Rn          | Rn ← Rn – 1                                                          | Register        | 1              | 1           |
|          | Direct      | (Direct) ← (Direct) – 1                                              | Direct          | 2              | 1           |
|          | @Ri         | @Ri ← @Ri – 1                                                        | Indirect        | 1              | 1           |
| INC      | A           | A ← A + 1                                                            | Register        | 1              | 1           |
|          | Rn          | Rn ← Rn + 1                                                          | Register        | 1              | 1           |
|          | Direct      | (Direct) ← (Direct) + 1                                              | Direct          | 2              | 1           |
|          | @Ri         | @Ri ← @Ri + 1                                                        | Indirect        | 1              | 1           |
|          | DPTR        | DPTR ← DPTR + 1                                                      | Register        | 1              | 2           |
| DA       | A           | Decimal Adjust Accumulator                                           | -               | 1              | 1           |

# iii. Logical Instructions

The logical instructions are the instructions which are used for performing some operations like AND, OR,

NOT, X-OR and etc., on the operands.

| •  | A B TT |
|----|--------|
| 1  | ANL    |
| 1. |        |

ii. ORL

iii. XRL

iv. CLR

v. CPL

vi. RL

vii. RLC

viii. RR

ix. RRC

x. / SWAP

| Mnemonic | Instruction   | Description                    | Addressing Mode | # of Bytes | # of Cycle |
|----------|---------------|--------------------------------|-----------------|------------|------------|
| ANL      | A, #Data      | A ← A AND Data                 | Immediate       | 2          | 1          |
|          | A, Rn         | A ← A AND Rn                   | Register        | 1          | 1          |
|          | A, Direct     | A ← A AND (Direct)             | Direct          | 2          | 1          |
|          | A, @Ri        | A ← A AND @Ri                  | Indirect        | 1          | 1          |
|          | Direct, A     | (Direct) ← (Direct) AND A      | Direct          | 2          | 1          |
|          | Direct, #Data | (Direct) ← (Direct) AND #Data  | Direct          | 3          | 2          |
| ORL      | A, #Data      | A ← A OR Data                  | Immediate       | 2          | 1          |
|          | A, Rn         | A ← A OR Rn                    | Register        | 1          | 1          |
|          | A, Direct     | A ← A OR (Direct)              | Direct          | 2          | 1          |
|          | A, @Ri        | A ← A OR @Ri                   | Indirect        | 1          | 1          |
|          | Direct, A     | (Direct) ← (Direct) OR A       | Direct          | 2          | 1          |
|          | Direct, #Data | (Direct) ← (Direct) OR #Data   | Direct          | 3          | 2          |
| XRL      | A, #Data      | A ← A XRL Data                 | Immediate       | 2          | 1          |
|          | A, Rn         | A ← A XRL Rn                   | Register        | 1          | 1          |
|          | A, Direct     | A ← A XRL (Direct)             | Direct          | 2          | 1          |
|          | A. @Ri        | A ← A XRL @Ri                  | Indirect        | 1          | 1          |
|          | Direct, A     | (Direct) ← (Direct) XRL A      | Direct          | 2          | 1          |
|          | Direct, #Data | (Direct) ← (Direct) XRL #Data  | Direct          | 3          | 2          |
| CLR      | A             | A← 00H                         |                 | 1          | 1          |
| CPL      | A             | A ← A                          |                 | 1          | 1          |
|          |               |                                | E               | LECTRONIC  | SHUS       |
| RL       | A             | Rotate ACC Left                |                 | 1          | 1          |
| RLC      | A             | Rotate ACC Left through Carry  |                 | 1          | 1          |
| RR       | A             | Rotate ACC Right               |                 | 1          | 1          |
| RRC      | A             | Rotate ACC Right through Carry |                 | 1          | 1          |
| SWAP     | A             | Swap Nibbles within ACC        |                 | 1          | 1          |

# iv. Bit Manipulation Instructions

As the name suggests, Boolean or Bit Manipulation Instructions will deal with bit variables. We know that there is a special bit-addressable area in the RAM and some of the Special Function Registers

(SFRs) are also bit addressable.

| •  | OI D |
|----|------|
| 1  | CLR  |
| 1. | CLI  |

ii. SETB

iii. MOV

iv./ JC

y. JNC

vi. JB

vii./JNB

viii. JBC

ix. ANL

x. ORL

xi. CPL

| Mnemonic | Instruction | Description                                | # of Bytes   | # of Cycles     |
|----------|-------------|--------------------------------------------|--------------|-----------------|
| CLR      | C           | C ← 0 (C = Carry Bit)                      | 1            | 1               |
|          | Bit         | Bit ← 0 (Bit = Direct Bit)                 | 2            | 1               |
| SET      | С           | C ← 1                                      | 1            | 1               |
|          | Bit         | Bit ← 1                                    | 2            | 1               |
| CPL      | С           | $c \leftarrow \overline{c}$                | 1            | 1               |
|          | Bit         | Bit ← Bit                                  | 2            | 1               |
| ANL      | C, /Bit     | $C \leftarrow C. \overline{Bit} (AND)$     | 2            | 1               |
|          | C, Bit      | $C \leftarrow C$ . Bit (AND)               | 2            | 1               |
| ORL      | C, /Bit     | $C \leftarrow C + \overline{Bit}(OR)$      | 2            | 1               |
|          | C, Bit      | C ← C + Bit (OR)                           | 2            | 1               |
| MOV      | C, Bit      | C ← Bit                                    | 2            | 1               |
|          | Bit, C      | Bit ← C                                    | 2<br>ELECTRO | 2<br>NICS (RUE) |
| JC       | rel         | Jump is Carry (C) is Set                   | 2            | 2               |
| JNC      | rel         | Jump is Carry (C) is Not Set               | 2            | 2               |
| ЛВ       | Bit, rel    | Jump is Direct Bit is Set                  | 3            | 2               |
| JNB      | Bit, rel    | Jump is Direct Bit is Not Set              | 3            | 2               |
| ЈВС      | Bit, rel    | Jump is Direct Bit is Set and<br>Clear Bit | 3            | 2               |

# v. Branch and Looping Instructions

These instructions control the flow of program logic.

- 1. LJMP
- ii. AJMP
- iii. SJMP
- iv. JZ
- v. JNZ
- vi. CJNE
- vii. DJNZ
- viii. NOP
- ix/ LCALL
- x. ACALL
- xi. RET
- xii. RETI
- xiii. JMP
- a. All these instructions, except the NOP (No Operation) affect the Program Counter (PC) in one way or other.

| Managarata | Torrespondence       | Describation                                                                 | 4 - CD-d-s | # - C C1    |
|------------|----------------------|------------------------------------------------------------------------------|------------|-------------|
| Mnemonic   | Instruction          | Description                                                                  | # of Bytes | # of Cycles |
| ACALL      | ADDR11               | Absolute Subroutine Call $PC + 2 \rightarrow (SP)$ ; ADDR11 $\rightarrow PC$ | 2          | 2           |
| LCALL      | ADDR16               | Long Subroutine Call $PC + 3 \rightarrow (SP)$ ; ADDR16 $\rightarrow PC$     | 3          | 2           |
| RET        | 7. <del>777.</del> : | Return from Subroutine<br>(SP) → PC                                          | 1          | 2           |
| RETI       |                      | Return from Interrupt                                                        | 1          | 2           |
| АЈМР       | ADDR11               | Absolute Jump<br>ADDR11 → PC                                                 | 2          | 2           |
| LJMP       | ADDR16               | Long Jump<br>ADDR16 → PC                                                     | 3          | 2           |
| SJMP       | rel                  | Short Jump $PC + 2 + rel \rightarrow PC$                                     | 2          | 2           |
| JMP        | @A + DPTR            | $A + DPTR \rightarrow PC$                                                    | 1          | 2           |
| JZ         | rel                  | If A=0, Jump to PC + rel                                                     | 2          | 2           |
| JNZ        | rel                  | If $A \neq 0$ , Jump to PC + rel                                             |            |             |
| CJNE       | A, Direct, rel       | Compare (Direct) with A. Jump<br>to PC + rel if not equal                    | 3          | 2           |
|            | A, #Data, rel        | Compare #Data with A. Jump to<br>PC + rel if not equal                       | 3          | 2           |
|            | Rn, #Data, rel       | Compare #Data with Rn. Jump<br>to PC + rel if not equal                      | 3          | 2           |
|            | @Ri, #Data, rel      | Compare #Data with @Ri. Jump<br>to PC + rel if not equal                     | 3          | 2           |
|            |                      |                                                                              | ELECTRO    | VICS HUE    |
| DJNZ       | Rn, rel              | Decrement Rn. Jump to PC + rel<br>if not zero                                | 2          | 2           |
|            | Direct, rel          | Decrement (Direct). Jump to PC<br>+ rel if not zero                          | 3          | 2           |
| NOP        |                      | No Operation                                                                 | 1          | 1           |

Lakel: Nemonics Destination Operand Source operand : Comment Wicrocontroller Programming value

A var period whe = 1 Mov 

A var period whe = 1 Mov 

There: Source regyer Inspreasion Lanel Operand Opcode -> Machine code (Her value) RUM #03211

# Clock Cycle, Machine Cycle and Instruction Cycle



cycles are referred to as machine cycles.

12 Clock Cycles = 1 Machine Cycle.

1 Clock Cycle(period) =  $\frac{1}{f_{osc.}}$  Secs.

12 Clock Cycles = 1 Machine Cycle =  $\frac{12}{f_{osc}}$  Secs. 'OR' Machine Cycle Freq. =  $\frac{f_{osc}}{12}$  Hz.

• 1 Machine cycle = 1 Byte of Instruction.

Time = 1 Mk= 12 X fin

# Clock Cycle, Machine Cycle and Instruction Cycle

#### **Example** # 1:

• Lets find the time period of the machine cycle in each case for the following crystal frequency of different 8051 based systems: 11.0592 MHz, 16 MHz, 20 MHz



# Clock Cycle, Machine Cycle and Instruction Cycle fore = 11.059 MHZ

Example # 2:

Lets find how long it takes to execute each of the following instructions, for d crystal frequency of 11.0592 MHz. The machine cycle of a system of 11.0592 MHz is 1.085 us.

TIME TO EXECUTE MOV R2,#55H  $1x1.085 \, \mu s = 1.085 \, us$ DEC R2 1x1.085 us = 1.085 usDJNZ R2,target 2x1.085 us = 2.17 us2x1.085 us = 2.17 usSJMP 2 NC 2x1.085 us = 2.17 usNOP 1x1.085 us = 1.085 us4x1.085 us = 4.34 us



fine line for & = 1: 100 1 MIC and the -255 X2 MC (582X5) +1] MC (m Home) Time Delay = [(255×2)+1] x 1.0859 / Juseus SETB PI.O ~ HERE: ARALL DELAYIN CLR PI-0 - seam DELAT STMP HERE

Square Wave ulin Generation 8921 1+(255+2) MC Subroutine Mov R1, #OFF4 DJNZ RI, HERE'N TON + TOFF org ovolt PIO (Tuggee) TSSbWR1 < #Times:255 END

R4, #05H + 2MC DELAY: Ex!-RS, #OFFH Labor of 11.0541412 MOV MOV RG, HOFFH 12: L1: DJNZ R6, L1 -; 255 x 2 M/C R5, L2~; 255 x255 x7 Castx2stx os R4, L3 IMIC +2MIC RET +2M/ : - 1:10 MC + (255×255×05×2)]M/C for j=1:100 10× 100× 50 for K=1:50 ~ 7-85 inves ~ 785, 28% wees 0.78 cm. end end

#### Square Wave Generation & LED Interfacing **START** Write a program to generate square wave at port pin P1.0. Also calculate the time period of the generated square wave. $P1.0 \rightarrow 1$ Programe to generate Square Wave. Output can be seen in Port P1.0. ; Author: Dr. Susant Kumar Panigrahi Initialize Count Register Dt: 30.12.2020 (Version 1.0) (CR) ORG 0000H ; Initialize the program counter (PC) okingur LJMP START ; Jump to the level 'START' $CR \rightarrow CR - 1$ ; Start the program from this location ORG 0050H SETB P1.0 ; Set the Port P1.0 START: DELAY ; Call Delay Subroutine (On Time) ACALL P1.0 ; Clear the port pin P1.0 CLR ; Call Delay Subroutine (Off Time) DELAY ACALL NO CR = 0START ; Repeate the process. LJMP DELAY: MOV R4, #05H ; Delay Subroutine L3: MOV R5, #0FFH ; Three registers are used to generate delay L2: MOV R6, #0FFH YES L1: DJNZ R6, L1 $P1.0 \rightarrow 0$ DJNZ R5, L2 DJNZ R4, L3 RET

END

Proj. Algorithy Counter- R1 (- 10 get virplay DESPLOY DEHS. now from DELAY would the vall in Lorop-up Table into ROM.

# **Square Wave Generation & LED Interfacing**

C<sub>1</sub>

33p

 Write a program to generate square wave at port pin P1.0.
 Also calculate the time period of the generated square wave.

P0.1/AD1 X1 P0.2/AD2 18 CRYSTAL XTAL2 P0.3/AD3 P0.4/AD4 C2 P0.5/AD5 P0.6/AD6 RST P0.7/AD7 33p P2.0/A8 P2.1/A9 P2.2/A10 PSEN ALE EA P2.3/A11 **C**3 P2.4/A12 C3(1) < ----P2.6/A14 0.1u P2.7/A15 R1 P3.0/RXD P1.0/T2 P1.1/T2EX P3.1/TXD P3.2/INT0 P3.3/INT1 P3.4/T0 P3.5/T1 P3.7/RD AT89C52 R2 D1 LED-GREEN

P0.0/AD0

Calculate the Delay?

# **Add Two Numbers stored in Memory**

• Write a program to add two numbers stored in memory location 40H and 41H and store the resultant sum in 50H. Also display the result in Port P1. The carry need to be stored in memory location 51H.

```
// Program to ADD Two numbers... Display SUM in Port P1
               ORG 0000H
               LJMP START
               ORG 0050H
START:
               MOV
                      P1, #00H
                                    ; Initialize Port P1 as output port
               SETB
                      PSW.4
                                      ; Select Register BANK 03
               SETB
                      PSW.3
                      RO, #1AH
               MOV
                                 ; Store Values to be added in regsiters
                   R1, #20H
               MOV
               MOV
                     40H, RO
                                   ; Store 1AH in memory location 40H
               MOV
                      41H, R1
                                    ; Store data in memory location 41H
               ; Addition Operation
                      R2, #00H
                               ; Indicate Carry bit
               MOV
                      A, 40H ; Get the value stored in 40H
               MOV
               ADD
                      A, 41H
                                  ; Add two number in 40h and 41H and store the result in A
               MOV
                     50H, A
                                   ; Resultant Sum store in memory location 50H
               MOV
                      P1, A
                                    ; Display Resultant Sum in Port P1
               ; Check if carry bit is set or not ----
                      SKIP
               JNC
                                      ; Jump if carry bit is not set to SKIP
                      R2
               INC
SKIP:
               MOV
                      51H, R2
                                    ; Store the carry in 51H
HERE:
               SJMP
                      HERE
                                    ; Stay HERE: Inifinity LOOP
               END
                          ; HLT The programe HERE
```

# Add Two Numbers stored in Memory (Ckt. Diagram)

• Write a program to add two numbers stored in memory location 40H and 41H and store the resultant sum in 50H. Also display the result in Port P1. The carry need to be stored in memory

location 51H.



# Multiply Two Numbers stored in Memory

• Write a program to multiply two numbers stored in memory location 40H and 41H and store the resultant product in 50H (Lower Byte) and 51H (Higher Byte), respectively. Also send these values to display the output in Port P1 and P2.

```
// Program to Mutliply Two numbers... Display Product in Port P1 and P2
               ORG 0000H
               LJMP START
               ORG 0050H
START:
              MOV
                      P1, #00H ; Initialize Port P1 as output port
                      PSW.4
               SETB
                                     ; Select Register BANK 03
               SETB
                     PSW.3
              MOV
                     RO, #OFFH
                                     ; Store Values to be multiplied in regsiters
                    R1, #OFFH
               MOV
              MOV
                     40H, RO ; Store data in memory location 40H
              MOV
                      41H, R1 ; Store data in memory location 41H
               ; Muliplication Operation
                      A, 40H
              MOV
                             ; Get the value stored in 40H
                      B, 41H
              MOV
                                   ; Get the value stored in 41H
               MUL
                      AB
                                   ; Multiply Two Numbers
              MOV
                      50H, A
                                     ; Store the product in consicutive memory locations
              MOV
                      51H, B
              MOV
                      P1, A
                                     ; Display Resultant Sum in Port P1
                      P2, B
              MOV
HERE:
                      HERE
                                     ; Stay HERE: Inifinity LOOP
               SJMP
              END
                          ; HLT The programe HERE
```

# Multiply Two Numbers stored in Memory (Ckt. Diagram)



# Addition of Two Numbers stored in External Memory

• See the following external RAM memory add the content of location 2000H and 2001H. Store the resultant carry in external RAM location 2003H and sum value in 2002H.

```
// Add the content stored in External RAM
           ORG
                   0000H
            LJMP
                   START
                   0050H
           ORG
                   PSW.4
START:
           SETB
                               : Select BANK 03
           SETB
                   PSW.3
           MOV
                   R2, #00H ; Carry BIT indicator
            : Access the external RAM locations
                   DPTR,
                           #2000H
           MOV
                                       : Ext. RAM location
                           @DPTR
           MOVX
                   Α,
                                       ; GET the value in Memory Location hold by DPTR
           MOV
                   R3,
                                    ; Store the value in R3
           INC
                   DPTR
                                       ; Get the next Adsress Location
           MOVX
                   Α,
                           @DPTR
           ADD
                   Α,
                           R3
                                       : ADD two numbers
                   SKIP
            JNC
                                       ; If not carry is SET jump to SKIP
           INC
                   R2
           : NOW Store the addition result value in next memory location
SKIP:
           INC
                   DPTR
           MOVX
                   @DPTR, A
           INC
                   DPTR
           MOV
                   Α,
                           R2
           MOVX
                   @DPTR. A
HERE:
           SJMP
                   HERE
```

| External RAM |        |  |  |  |
|--------------|--------|--|--|--|
| 2000H        | #Num1  |  |  |  |
| 2001H        | #Num2  |  |  |  |
| 2002H        | #SUM   |  |  |  |
| 2003H        | #Carry |  |  |  |

# Bulk data transfer (Internal RAM)

• Move 10 Bytes of data from some internal RAM locations to some other locations of 10 Bytes.

```
// Move 10 bytes of data from internal RAM locations to other locations
            ORG
                    0000H
            LJMP
                    START
            ORG
                    0050H
START:
            SETB
                  PSW.4
                                : Select BANK 03
                   PSW.3
            SETB
           MOV
                   RO,
                          #30H ; Starting location of internal RAM where data is stored
           MOV
                   R1, #40H ; Starting location where data to be transfered
           MOV
                   R7, #0AH
                                    ; Counter Register
            : Start transfer
BACK:
           MOV
                            @R0
                                    ; Indirect addressing mode
                   Α,
                    @R1,
           MOV
            INC
                   \mathbf{R0}
                                    : Next Address location
            INC
                   R1
           DJNZ
                   R7,
                            BACK
                                    ; Do the transfer for exactly 10 Bytes
HERE:
            SJMP
                    HERE
```

# Practice the following programs

**Text Book**: 8051 Microcontroller and Embedded Systems: Mazidi and Mazidi

- 1. Move 10 Bytes of data from some internal RAM locations to external RAM locations of 10 Bytes.
- 2. Transfer data of 10 bytes from external RAM locations 5140H to external RAM location starting from 9384H
- 3. The word "SAM" is to be burned in the flash ROM locations starting from 0040H. Write a program to do this and also read this data into internal RAM locations starting from 60H.
- 4. Write an assembly language program (ALP) to divide two numbers '75H' and '25H' and store the result in 'BANK 2' register R0 (Quotient) and R1 (Remainder). Display the values in PORT P1 (Quotient) and P2 (Remainder).
- 5. Write a ALP for 8051 to find the square root of a perfect square number and display the resultant value in port P1.
- 6. Write an ALP for 8051 to generate 3-Bit Up Counter and show the changes with exactly 0.5msec delay in PORT pin P1.0 (LSB), P1.1, P1.2 (MSB).
- 7. Write an ALP for 8051 to generate delay of on time period 0.05mses and off time period 0.1msec.
- 8. Write a program to continuously get 8-bit of data from Port P1 and send it to Port 0. Simultaneously, generate clock on Port pin P2.0.

# 8051: Timer/Counter Operations



1NT\* input pin



#### Example 9-15

```
Find the frequency of a square wave generated on pin P1.0.
Solution:
             TMOD, #2H ; Timer 0, mode 2
       VOM
             THO, #0
       VOM
             R5,#250 ; count 250 times
AGAIN: MOV
       ACALL DELAY
       CPL P1.0
       SJMP AGAIN
DELAY: SETB TRO
                          ;start
BACK: JNB
             TF0,BACK
             TR0
       CLR
                         ;stop
             TF0
                         ;clear TF
       CLR
       DJNZ R5, DELAY ; timer 2: auto-reload
       RET
T = 2 (250 \times 256 \times 1.085 \,\mu s) = 138.88 \,ms, and frequency = 72 Hz. 6
```